Title
Timing Margin Examination Using Laser Probing Technique
Abstract
A laser probing procedure has been developed to examine the timing margin of signal paths in complex CMOS devices. In the procedure, injected current at one of the logic gate's transistor drains increases the propagation delay of the logic gate. This occurs because increased current at the transistor drain decreases the rate of charge transfer between the logic gate and its output load. By use of an indirect measurement scheme, a curve depicting laser-induced propagation delay as a function of illumination is experimentally generated. This curve is then analyzed to determine whether or not the examined signal path has critical timing.
Publication Date
12-1-1990
Publication Title
Proceedings of the Annual Southeastern Symposium on System Theory
Number of Pages
384-388
Document Type
Article; Proceedings Paper
Personal Identifier
scopus
Copyright Status
Unknown
Socpus ID
0025623169 (Scopus)
Source API URL
https://api.elsevier.com/content/abstract/scopus_id/0025623169
STARS Citation
Brown, H. K.; Fuller, G. C.; and Clamme, M. S., "Timing Margin Examination Using Laser Probing Technique" (1990). Scopus Export 1990s. 1453.
https://stars.library.ucf.edu/scopus1990/1453