Title
Modeling Of Jitter And Its Effects On Time Interleaved Adc Conversion
Keywords
ADC; error modelling; jitter; mismatches; Simulink; TI-ADC
Abstract
Post analog-to-digital conversion correction is an active area of research in both academia and industry due to the high potential of positive impact in areas like Synthetic Instrumentation (SI), Software Defined Radio (SDR), RADAR, etc. This paper introduces a high fidelity Simulink based behavioral error model for time-interleaved analog-to-digital converters (TI-ADCs) to facilitate development of efficient post conversion correction algorithms for TI-ADCs. Theoretically TI-ADCs offer a technologically feasible and cost effective solution to the digitization of wide bandwidth analog signals. The contribution of the error model described in this paper solves a key obstacle in economical research and development in this area. In addition to the error sources associated with integrated high performance analog to digital converters ADCs, mismatched error sources affect the performance of time interleaved configurations. © 2011 IEEE.
Publication Date
11-17-2011
Publication Title
AUTOTESTCON (Proceedings)
Number of Pages
367-372
Document Type
Article; Proceedings Paper
Personal Identifier
scopus
DOI Link
https://doi.org/10.1109/AUTEST.2011.6058747
Copyright Status
Unknown
Socpus ID
81055138954 (Scopus)
Source API URL
https://api.elsevier.com/content/abstract/scopus_id/81055138954
STARS Citation
Parkey, Charna R.; Mikhael, Wasfy B.; Chester, David B.; and Hunter, Matthew T., "Modeling Of Jitter And Its Effects On Time Interleaved Adc Conversion" (2011). Scopus Export 2010-2014. 1956.
https://stars.library.ucf.edu/scopus2010/1956