Title

Frequency Compensation And Power Stage Design For Buck Converters To Meet Load Transient Specifications

Abstract

The output voltage transient of a buck regulator during a load current step is often a key performance specification. However, many practical design approaches are based on frequency domain specifications like bandwidth and phase margin, without explicitly considering the constraints of the output filter. This paper derives an analytical expression for the peak transient output voltage due to a load step in a buck converter considering bandwidth of its control loop. Utilizing this, a simple design method is developed for a current-mode controlled buck converter with type II compensator that meets the time domain voltage transient specification. The compensator design is illustrated using a critically damped pole/zero cancellation method. The approach is extended to include a design method for voltage-mode buck converters. The critical bandwidth and critical inductance concepts are presented for design in this context. The results are verified using time and frequency domain simulations as well as experimental data. © 2014 IEEE.

Publication Date

1-1-2014

Publication Title

Conference Proceedings - IEEE Applied Power Electronics Conference and Exposition - APEC

Number of Pages

1024-1031

Document Type

Article; Proceedings Paper

Personal Identifier

scopus

DOI Link

https://doi.org/10.1109/APEC.2014.6803433

Socpus ID

84900431463 (Scopus)

Source API URL

https://api.elsevier.com/content/abstract/scopus_id/84900431463

This document is currently not available here.

Share

COinS