Leverage Emerging Technologies For Dpa-Resilient Block Cipher Design
Keywords
Current Mode Logic (CML); Differential Power Analysis (DPA); Emerging Technologies
Abstract
Emerging devices have been designed and fabricated to extend Moore's Law. While the benefits over traditional metrics such as power, energy, delay, and area certainly apply to emerging device technologies, new devices may offer additional benefits in addition to improvements in the aforementioned metrics. In this sense, we consider how new transistor technologies could also have a positive impact on hardware security. More specifically, we consider how tunneling FETs (TFET) and silicon nanowire FETs (SiNW FETs) could offer superior protection to integrated circuits and embedded systems that are subject to hardware-level attacks - e.g., differential power analysis (DPA). Experimental results on SiNW FET and TFET CML gates are presented. In addition, simulation results of utilizing TFET CML on a light-weight cryptographic circuit, KATAN32, show that TFET-based current mode logic (CML) can both improve DPA resilience and preserve low power consumption in the target design. Compared to the CMOS-based CML designs, the TFET CML circuit consumes 15 times less power while achieving a similar level of DPA resistance.
Publication Date
4-25-2016
Publication Title
Proceedings of the 2016 Design, Automation and Test in Europe Conference and Exhibition, DATE 2016
Number of Pages
1538-1543
Document Type
Article; Proceedings Paper
Personal Identifier
scopus
Copyright Status
Unknown
Socpus ID
84973658778 (Scopus)
Source API URL
https://api.elsevier.com/content/abstract/scopus_id/84973658778
STARS Citation
Bi, Yu; Shamsi, Kaveh; Yuan, Jiann Shiun; Standaert, Francois Xavier; and Jin, Yier, "Leverage Emerging Technologies For Dpa-Resilient Block Cipher Design" (2016). Scopus Export 2015-2019. 4269.
https://stars.library.ucf.edu/scopus2015/4269