Effect Of Scaling Copper Through-Silicon Vias On Stress And Reliability For 3D Interconnects

Keywords

extrusion; microstructure; reliability; scaling; TSV

Abstract

In this paper, the scaling effect on copper TSV stress and reliability is investigated, focusing on the correlation of microstructure with plasticity and extrusion for 10, 5, and 2μm diameter vias, fabricated by the via middle process. X-ray microdiffraction revealed local plasticity in the tops of the vias for all sizes, and showed that this seemed to depend on the variations in the grain structure. The microstructure showed a tight distribution of grain sizes after the post-plating anneal, but further annealing caused considerable spreads for all via diameters. This trend is consistent with the via extrusion statistics observed, where the absolute values and variation in the extrusion heights increased significantly with annealing. Overall, these results suggest that scaling down TSV dimensions may not improve the stress and reliability behavior, particularly after further annealing at 400°C. Since such annealing processes are required for via-middle fabrication, it seems that via reliability will continue to be a challenge as TSV scaling continues.

Publication Date

7-8-2016

Publication Title

2016 IEEE International Interconnect Technology Conference / Advanced Metallization Conference, IITC/AMC 2016

Number of Pages

80-82

Document Type

Article; Proceedings Paper

Personal Identifier

scopus

DOI Link

https://doi.org/10.1109/IITC-AMC.2016.7507689

Socpus ID

84981309758 (Scopus)

Source API URL

https://api.elsevier.com/content/abstract/scopus_id/84981309758

This document is currently not available here.

Share

COinS