Title
Modeling Of Low-Frequency Noise In Junction Field-Effect Transistor With Self-Aligned Planer Technology
Keywords
JFET; Low-frequency noise; Modeling; Self-aligned; Shallow trench isolation
Abstract
The noise behaviors of the junction field-effect transistor (JFET) fabricated with self-aligned planer technology are studied. The device structure being considered has a wide separation between source-gate and drain-gate with a shallow trench isolation (STI) technique. High noise level is found in the devices with STI and the normalized drain noise is found to be gate bias dependent. The excess noise is identified as the surface noise generated in the STI regions and a model is developed to explain the bias dependence of the noise characteristics. To reduce the noise level, the STI region should be kept small and better oxidation technique should be employed for the STI passivation. © 2005 IEEE.
Publication Date
1-1-2005
Publication Title
2005 IEEE Conference on Electron Devices and Solid-State Circuits, EDSSC
Number of Pages
39-42
Document Type
Article; Proceedings Paper
Personal Identifier
scopus
DOI Link
https://doi.org/10.1109/EDSSC.2005.1635200
Copyright Status
Unknown
Socpus ID
43549106296 (Scopus)
Source API URL
https://api.elsevier.com/content/abstract/scopus_id/43549106296
STARS Citation
Fu, Yue; Wong, Hei; and Liou, J. J., "Modeling Of Low-Frequency Noise In Junction Field-Effect Transistor With Self-Aligned Planer Technology" (2005). Scopus Export 2000s. 4332.
https://stars.library.ucf.edu/scopus2000/4332