Title
Performance Evaluation Of Fpga-Based Hardware Accelerator: A Case Study
Keywords
DBP; FPGA; Reconfigurable computing
Abstract
FPGA has been used as hardware accelerators for many scientific applications in recent years. This paper investigates performance of FPGA hardware accelerator with cell unit capable of floating point operation through a case study of Dirichlet Boundary Problem (DBP). In this paper, we concentrate on the accelerator performance with real-time results updated in PC memory. FPGA architecture for the DBP application is designed and implemented on FPGA computing card with a Xilinx XC4VLX100 chip. A performance model is established for the FPGA implementation based on communication time for data sharing between host PC and FPGA and execution time within FPGA accelerator. Experiment environments and hardware resource utilization are discussed. Finally, the model is analyzed and verified to find the optimum performance.
Publication Date
12-1-2008
Publication Title
Proceedings of the 2008 International Conference on Engineering of Reconfigurable Systems and Algorithms, ERSA 2008
Number of Pages
313-314
Document Type
Article; Proceedings Paper
Personal Identifier
scopus
Copyright Status
Unknown
Socpus ID
62649119239 (Scopus)
Source API URL
https://api.elsevier.com/content/abstract/scopus_id/62649119239
STARS Citation
Liu, Yidong; Santhanam, Srinivasan; and Lee, Jooheung, "Performance Evaluation Of Fpga-Based Hardware Accelerator: A Case Study" (2008). Scopus Export 2000s. 9672.
https://stars.library.ucf.edu/scopus2000/9672